Main Content

Configure Software Interface to FPGA

Configure a software interface model to connect your designed IP core and to deploy to the embedded processor of your target hardware

Create a software interface model that contains the algorithm to run on the embedded processor on your target platform. The input is your tested and verified IP core model. The output is the software interface model containing the communication between the FPGA and processor and the algorithm that deploys to the embedded processor on-board your SoC device or Simulink® Real-Time™ target machine. For more details on the workflow, see Targeting FPGA & SoC Hardware Overview.

Configure Hardware Software Interface Workflow