Changing system Frequency "non-integer value" for OFDM example HDL coder

4 Ansichten (letzte 30 Tage)
Hello,
I am trying to generate OFDM IP (VHDL) using HDL coder for a fractional system clock like 62.579MHz (Fsystem) and a sampling frequency of 1.95559375MHz [Fs] (32xFsystem).
Please note due to hardware restriction, I am oblige to use fractional system clock. This is one solution I am trying, my base clock is 51.2MHz.
My IP was working on different system with 62.5MHz clock that is multiple of 125MHz unlike 51.2MHz clock.
In this case: The HDL coder is unable to generate a VHDL code, I get the attached error.
"IP core genratio workflow targeting VHDl language is not supported"
Is this error known?
Thanks in advance for your help.
-BR./
Vaibhav
  3 Kommentare
Walter Roberson
Walter Roberson am 3 Apr. 2025
The error report is not about frequency problems (those might be a problem later.) The error report is about VHDL not being supported when there is a Model Reference HDL architecture.
Vaibhav BHATNAGAR
Vaibhav BHATNAGAR am 4 Apr. 2025
Thanks for your comment.
Agree with you.
That is why I am wandering why only for Spartan-6 the IP generation the model is not valid.
The error is not very clear?

Melden Sie sich an, um zu kommentieren.

Antworten (1)

Satwik
Satwik am 22 Jul. 2025
I believe the error is due to a known limitation for Custom IP Core Generation, mentioned in the following MathWorks documentation:
It states that if your target language is VHDL, the DUT cannot contain a model reference.
I hope this helps!

Kategorien

Mehr zu Code Generation finden Sie in Help Center und File Exchange

Produkte


Version

R2023a

Community Treasure Hunt

Find the treasures in MATLAB Central and discover how the community can help you!

Start Hunting!

Translated by